800x100 static WP 3
WP_Term Object
(
    [term_id] => 158
    [name] => Foundries
    [slug] => semiconductor-manufacturers
    [term_group] => 0
    [term_taxonomy_id] => 158
    [taxonomy] => category
    [description] => 
    [parent] => 0
    [count] => 1232
    [filter] => raw
    [cat_ID] => 158
    [category_count] => 1232
    [category_description] => 
    [cat_name] => Foundries
    [category_nicename] => semiconductor-manufacturers
    [category_parent] => 0
)

Electrostatic Discharge analysis of FinFET technology

Electrostatic Discharge analysis of FinFET technology
by bkeppens on 06-05-2016 at 12:00 pm

Sofics recently had the opportunity to characterize FinFET technology through cooperation with one of its customers. We analyzed the technology related to ESD and identified several challenges.

Advanced circuits fail easily during ESD stress

The maximum allowed voltage on core circuits continues to drop.

Traditional ESD solutions run out of steam
In mature and mainstream technology nodes ESD protection is rather straightforward. Several options exist for core and local protection.

We analyzed the NMOS and PMOS devices in both core and IO voltage domains and also so-called BIGfet circuits or rail clamps and diodes

Increased design complexity
There is a significant increase in the number of design rules in FinFET technology. Several EDA vendors already pointed out that verifying FinFET-based circuits requires a computer system with several CPU-cores and a lot of DRAM memory. We also noticed a strong increase in ESD design complexity.

More information?
Contact us (16nmreport@sofics.com) if you want more information.

Share this post via:

Comments

There are no comments yet.

You must register or log in to view/post comments.